--- 產(chǎn)品詳情 ---
Number of channels (#) | 9 |
Technology Family | ABT |
Supply voltage (Min) (V) | 4.5 |
Supply voltage (Max) (V) | 5.5 |
Input type | TTL-Compatible CMOS |
Output type | 3-State |
Clock Frequency (Max) (MHz) | 150 |
IOL (Max) (mA) | 64 |
IOH (Max) (mA) | -32 |
ICC (Max) (uA) | 38000 |
Features | Very high speed (tpd 5-10ns), Partial power down (Ioff) |
- State-of-the-Art EPIC-II BTM BiCMOS Design Significantly Reduces Power Dissipation
- ESD Protection Exceeds 2000 V Per MIL-STD-883, Method 3015; Exceeds 200 V Using Machine Model (C = 200 pF, R = 0)
- Latch-Up Performance Exceeds 500 mA Per JEDEC Standard JESD-17
- Typical VOLP (Output Ground Bounce) < 1 V at VCC = 5 V, TA = 25°C
- High-Impedance State During Power Up and Power Down
- High-Drive Outputs (-32-mA IOH, 64-mA IOL)
- Buffered Control Inputs to Reduce dc Loading Effects
- Package Options Include Plastic Small-Outline (DW) and Shrink Small-Outline (DB) Packages, Ceramic Chip Carriers (FK) and Flatpacks (W), and Standard Plastic (NT) and Ceramic (JT) DIPs
EPIC-IIB is a trademark of Texas Instruments Incorporated.
These 9-bit flip-flops feature 3-state outputs designed specifically for driving highly capacitive or relatively low-impedance loads. They are particularly suitable for implementing wider buffer registers, I/O ports, bidirectional bus drivers with parity, and working registers.
With the clock-enable (CLKEN\) input low, the nine D-type edge-triggered flip-flops enter data on the low-to-high transitions of the clock. Taking CLKEN\ high disables the clock buffer, thus latching the outputs. Taking the clear (CLR\) input low causes the nine Q outputs to go low, independently of the clock.
A buffered output-enable (OE\) input can be used to place the nine outputs in either a normal logic state (high or low logic level) or a high-impedance state. In the high-impedance state, the outputs neither load nor drive the bus lines significantly. The high-impedance state and increased drive provide the capability to drive bus lines without need for interface or pullup components.
When VCC is between 0 and 2.1 V, the device is in the high-impedance state during power up or power down. However, to ensure the high-impedance state above 2.1 V, OE\ should be tied to VCC through a pullup resistor; the minimum value of the resistor is determined by the current-sinking capability of the driver.
The SN54ABT823 is characterized for operation over the full military temperature range of -55°C to 125°C. The SN74ABT823 is characterized for operation from -40°C to 85°C.
為你推薦
-
TI數(shù)字多路復用器和編碼器SN54HC1512022-12-23 15:12
-
TI數(shù)字多路復用器和編碼器SN54LS1532022-12-23 15:12
-
TI數(shù)字多路復用器和編碼器CD54HC1472022-12-23 15:12
-
TI數(shù)字多路復用器和編碼器CY74FCT2257T2022-12-23 15:12
-
TI數(shù)字多路復用器和編碼器SN74LVC257A2022-12-23 15:12
-
TI數(shù)字多路復用器和編碼器SN74LVC157A2022-12-23 15:12
-
TI數(shù)字多路復用器和編碼器SN74ALS258A2022-12-23 15:12
-
TI數(shù)字多路復用器和編碼器SN74ALS257A2022-12-23 15:12
-
TI數(shù)字多路復用器和編碼器SN74ALS157A2022-12-23 15:12
-
TI數(shù)字多路復用器和編碼器SN74AHCT1582022-12-23 15:12
-
【PCB設計必備】31條布線技巧2023-08-03 08:09
-
電動汽車直流快充方案設計【含參考設計】2023-08-03 08:08
-
Buck電路的原理及器件選型指南2023-07-31 22:28
-
100W USB PD 3.0電源2023-07-31 22:27
-
基于STM32的300W無刷直流電機驅(qū)動方案2023-07-06 10:02
-
上新啦!開發(fā)板僅需9.9元!2023-06-21 17:43
-
參考設計 | 2KW AC/DC數(shù)字電源方案2023-06-21 17:43
-
千萬不能小瞧的PCB半孔板2023-06-21 17:34